Part Number Hot Search : 
NTE261 305D5WFR 101M35 OPI7010 3225X 120000 UT54ACS LINEAR
Product Description
Full Text Search
 

To Download PE4244 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Product Specification
PE4244
SPDT UltraCMOSTM RF Switch
Product Description
The PE4244 UltraCMOSTM RF Switch is designed to cover a broad range of applications from DC to 3.0 GHz. This switch integrates on-board CMOS control logic with a low voltage CMOS compatible control input. Using a +3-volt nominal power supply voltage, a 1 dB compression point of +27 dBm can be achieved. The PE4244 also exhibits excellent isolation of 39 dB at 1.0 GHz and is offered in a small 8-lead MSOP package. The PE4244 UltraCMOSTM RF Switch is manufactured in Peregrine's patented Ultra Thin Silicon (UTSi(R)) CMOS process, offering the performance of GaAs with the economy and integration of conventional CMOS. Figure 1. Functional Diagram
RFC
Features
* * * * * *
Single +3.0-volt Power Supply Low Insertion loss: 0.60 dB up to 2.0 GHz High isolation of 39 dB at 1.0 GHz, 29 dB at 2.0 GHz Typical 1 dB compression of +27 dBm Single-pin CMOS logic control Packaged in 8-lead MSOP
Figure 2. Package Type
8-lead MSOP
RF1
RF2
CMOS Control Driver
CTRL
Table 1. Electrical Specifications @ +25 C, VDD = 3 V (ZS = ZL = 50 )
Parameter
Operation Frequency Insertion Loss Isolation - RFC to RF1/RF2 Isolation - RF1 to RF2 Return Loss `ON' Switching Time `OFF' Switching Time Video Feedthrough2 Input 1 dB Compression Input IP3 Notes: 2000 MHz 2000 MHz, 14dBm 1. Device linearity will begin to degrade below 10 MHz. 2. The DC transient at the output of any port of the switch when the control voltage is switched from Low to High or High to Low in a 50 test set-up, measured with 1ns risetime pulses and 500 MHz bandwidth. 26 43
1
Conditions
1000 MHz 2000 MHz 1000 MHz 2000 MHz 1000 MHz 2000 MHz 1000 MHz 2000 MHz CTRL to 0.1 dB final value, 2 GHz CTRL to 25 dB isolation, 2 GHz
Minimum
DC
Typical
0.60 0.60 39 29 36 28 20 25 200 90 15 27 45
Maximum
3000 0.75 0.75
Units
MHz dB dB dB dB dB dB dB dB ns ns mVpp dBm dBm
37 27 34 26 19 22
Document No. 70-0103-03 www.psemi.com
(c)2005 Peregrine Semiconductor Corp. All rights reserved. Page 1 of 7
PE4244
Product Specification
Figure 3. Pin Configuration (Top View)
VDD CTRL 1 2 8 7 RF1
Table 3. Absolute Maximum Ratings
Symbol
VDD VI TST
Parameter/Conditions
Power supply voltage Voltage on any input Storage temperature range Operating temperature
Min
-0.3 -0.3 -65 -40
Max
4.0 VDD+ 150 85
Units
V V C C
GND GND
4244
GND RFC 3 4 6 5
TOP
RF2
PIN
VESD
Input power (50)
ESD voltage (Human Body
30
1500
dBm
V
Table 2. Pin Descriptions
Pin No.
1
Pin Name
VDD
Description
Nominal 3 V supply connection. A bypass capacitor (100 pF) to the ground plane should be placed as close as posCMOS logic level: High = RFC to RF1 signal path
2
CTRL
Absolute Maximum Ratings are those values listed in the above table. Exceeding these values may cause permanent device damage. Functional operation should be restricted to the limits in the DC Electrical Specifications table. Exposure to absolute maximum ratings for extended periods may affect device reliability. Table 4. DC Electrical Specifications
3
GND
Ground connection. Traces should be physically short and connected to Common RF port for switch (Note 1) RF2 port (Note 1) Ground Connection. Traces should be physically short and connected to Ground Connection. Traces should be physically short and connected to RF1 port (Note 1)
Parameter
VDD Power Supply Voltage IDD Power Supply Current VDD = 3V, VCNTL = 3V Control Voltage High Control Voltage Low
Min
2.7
Typ
3.0 250
Max
3.3 500
Units
V nA V
4 5 6
RFC RF2 GND
0.7xVDD 0.3xVDD
V
7
GND
Electrostatic Discharge (ESD) Precautions When handling this UltraCMOSTM device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the specified rating. Latch-Up Avoidance Unlike conventional CMOS devices, UltraCMOSTM devices are immune to latch-up. Table 5. Control Logic Truth Table
Control Voltage
CTRL = CMOS High CTRL = CMOS Low
8
RF1
Note 1: All RF pins must be DC blocked with an external series capacitor or held at 0 VDC.
Signal Path
RFC to RF1 RFC to RF2
(c)2005 Peregrine Semiconductor Corp. All rights reserved. Page 2 of 7
Document No. 70-0103-03 UltraCMOSTM RFIC Solutions
PE4244
Product Specification
Evaluation Kit
The SPDT Switch Evaluation Kit board was designed to ease customer evaluation of the PE4244 SPDT switch. The RF common port is connected through a 50 transmission line to the top left SMA connector, J1. Port 1 and Port 2 are connected through 50 transmission lines to the top two SMA connectors on the right side of the board, J3 and J4. A through transmission line connects SMA connectors J6 and J8. This transmission line can be used to estimate the loss of the PCB over the environmental conditions being evaluated. The board is constructed of a two metal layer FR4 material with a total thickness of 0.031". The bottom layer provides ground for the RF transmission lines. The transmission lines were designed using a coplanar waveguide with ground plane model using a trace width of 0.030", trace gaps of 0.007", dielectric thickness of 0.028", metal thickness of 0.0014" and r of 4.4. J2 provides a means for controlling DC and digital inputs to the device. Starting from the lower left pin, the second pin to the right (J2-3) is connected to the device CTRL input. The fourth pin to the right (J2-7) is connected to the device VDD input. A decoupling capacitor (100 pF) is provided on both CTRL and VDD traces. It is the responsibility of the customer to determine proper supply decoupling for their design application. Removing these components from the evaluation board has not been shown to degrade RF performance.
Figure 4. Evaluation Board Layout
Peregrine specification 101/0037
Figure 5. Evaluation Board Schematic
Peregrine specification 101/0147
Document No. 70-0103-03 www.psemi.com
(c)2005 Peregrine Semiconductor Corp. All rights reserved. Page 3 of 7
PE4244
Product Specification
Typical Performance Data @ -40 C to 85 C (Unless otherwise noted)
Figure 6. Insertion Loss - RFC to RF1
Figure 7. Input 1 dB Compression Point & IIP3
0
60
60
-0.3
-40C
50
50
1dB Compression Point (dBm)
Insertion Loss (dB)
IIP3 (dBm)
-0.6
40
40
-0.9
85C
25C
30
30
-1.2
-1.5 0 500 1000 1500 Frequency (MHz) 2000 2500 3000
20 0 500 1000 1500 2000 2500
20 3000
Frequency (MHz)
Figure 8. Insertion Loss - RFC to RF2
Figure 9. Isolation - RFC to RF1
0
0
-0.3
-20 -40C
Insertion Loss (dB)
-0.6
Isolation (dB)
-40
-0.9
85C
25C
-60
-1.2
-80
-1.5 0 500 1000 1500 2000 2500 3000
-100 0 500 1000 1500 Frequency (MHz) 2000 2500 3000
Frequency (MHz)
(c)2005 Peregrine Semiconductor Corp. All rights reserved. Page 4 of 7
Document No. 70-0103-03 UltraCMOSTM RFIC Solutions
PE4244
Product Specification
Typical Performance Data @ -40 C to 85 C (Unless otherwise noted)
Figure 10. Isolation - RFC to RF2
Figure 11. Isolation - RF1 to RF2, RF2 to RF1
0
0
-20 -25
Isolation (dB)
Isolation (dB)
-40
-50
-60
-75 -80
-100 0 500 1000 1500 Frequency (MHz) 2000 2500 3000
-100 0 500 1000 1500 Frequency (MHz) 2000 2500 3000
Figure 12. Return Loss - RFC to RF1, RF2
Figure 13. Return Loss - RF1, RF2
0
0
-10 Return Loss (dB) Return Loss (dB)
-10
-20
RF1
RF1 -20
-30 RF2
-30 RF2
-40 0 500 1000 1500 Frequency (MHz) 2000 2500 3000
-40 0 500 1000 1500 Frequency (MHz) 2000 2500 3000
Document No. 70-0103-03 www.psemi.com
(c)2005 Peregrine Semiconductor Corp. All rights reserved. Page 5 of 7
PE4244
Product Specification
Figure 14. Package Drawing
8-lead MSOP
TOP VIEW 0.65BSC 8 7 6 5 .525BSC
2.450.10 2X 3.000.10
0.510.13 -B-
0.510.13
1
2
3
4
.25
ABC
2.950.10
-C0.860.08 2.950.10
1.10 MAX -A0.10 A 0.08 +0.07 0.33 -0.08 ABC 0.100.05 3.000.10 4.900.15
3.000.10 FRONT VIEW SIDE VIEW
Table 6. Ordering Information
Order Code
4244-01 4244-02 4244-00 4244-51 4244-52
Part Marking
4244 4244 PE4244-EK 4244 4244
Description
PE4244-08MSOP-50A PE4244-08MSOP-2000C PE4244-08MSOP-EK PE4244G-08MSOP-50A PE4244G-08MSOP-2000C
Package
8-lead MSOP 8-lead MSOP Evaluation Kit Green 8-lead MSOP Green 8-lead MSOP
Shipping Method
50 units / Tube 2000 units / T&R 1 / Box 50 units / Tube 2000 units / T&R
(c)2005 Peregrine Semiconductor Corp. All rights reserved. Page 6 of 7
Document No. 70-0103-03 UltraCMOSTM RFIC Solutions
PE4244
Product Specification
Sales Offices
The Americas Peregrine Semiconductor Corp.
9450 Carroll Park Drive San Diego, CA 92121 Tel 858-731-9400 Fax 858-731-9499
North Asia Pacific Peregrine Semiconductor K.K.
5A-5, 5F Imperial Tower 1-1-1 Uchisaiwaicho, Chiyoda-ku Tokyo 100-0011 Japan Tel: +81-3-3502-5211 Fax: +81-3-3502-5213
Europe Peregrine Semiconductor Europe
Commercial Products: Batiment Maine 13-15 rue des Quatre Vents F- 92380 Garches, France Tel: +33-1-47-41-91-73 Fax : +33-1-47-41-91-73 Space and Defense Products: 180 Rue Jean de Guiramand 13852 Aix-En-Provence cedex 3, France Tel: +33(0) 4 4239 3361 Fax: +33(0) 4 4239 7227
South Asia Pacific Peregrine Semiconductor
28G, Times Square, No. 500 Zhangyang Road, Shanghai, 200122, P.R. China Tel: +86-21-5836-8276 Fax: +86-21-5836-7652
For a list of representatives in your area, please refer to our Web site at: www.psemi.com
Data Sheet Identification
Advance Information
The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice. The information in this data sheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this data sheet are implied or granted to any third party. Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications. The Peregrine name, logo, and UTSi are registered trademarks and UltraCMOS is a trademark of Peregrine Semiconductor Corp.
Preliminary Specification
The data sheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product.
Product Specification
The data sheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a DCN (Document Change Notice).
Document No. 70-0103-03 www.psemi.com
(c)2005 Peregrine Semiconductor Corp. All rights reserved. Page 7 of 7


▲Up To Search▲   

 
Price & Availability of PE4244

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X